

# Formality Jumpstart Training 2008

## **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

# **Formality Terminology**

- Reference Design
  - The "golden" design under test
  - Frequently RTL (Verilog, SystemVerilog, VHDL)
    - Simulated and known to be good
- Implementation Design
  - The modified design being checked against the golden reference
- Containers
  - Formality database for designs and libraries
  - Default reference container is named "r"
  - Default implementation container is named "i"
  - Can be saved and read using any version of Formality

# Formality is an Equivalence Checker

- Assumes that the reference design is functionally correct
- Determines if the implementation design is functionally equivalent to the reference
  - Provides counter-examples if designs are functionally different
- Is mathematically exhaustive with no missing corner cases
- Does not require test vectors



#### **Equivalence Checking in Your Flow**



#### **Dynamic/Semi-Formal Verification**

- Magellan Property/Model Checking
- Vera Testbench Automation
- VCS Verilog Simulation
- VCS MX VHDL Simulation
- MVSIM Low Power simulation

#### Customer Usage Model

- Simulate RTL first
- Identify problems early with static and dynamic RTL verification
- Use equivalence checking throughout the flow – not just at tape-out

# **Key Equivalence Checking Concepts** *Logic Cones and Compare Points*

- Common Compare Points
  - Primary output
  - Register or latch
  - Input of a black-box
- Less Common Compare Points
  - Multiply-driven net
  - Loop
  - Cutpoint
- Logic Cone
  - A block of combinational logic which drives a compare point

## **Key Concepts – Logic Cone**



#### **Inputs**

- Registers
- Primary Input Ports
- Black Box Output Pins

#### **Compare Points**

- Registers
- Primary Output Ports
- Black Boxes Input Pins

# **Key Concept – Designs Consist of Logic Cones and Compare Points**

 Formality breaks the reference and implementation designs up into compare points, each with its own logic cone



**Determining Compare Points** 

## **Formality Flow Overview**



## The Design Read Cycle

#### Breaks Designs into Logic Cones

#### Reference Design



#### **Implementation Design**



## The Matching Cycle

#### Matches Corresponding Points within Designs

Reference Design

**Implementation Design** 



These points match automatically

Most compare points match by name; otherwise, need guidance information, manual matching, or compare rules

#### The Matching Cycle

#### Matches Corresponding Points within Designs



- Matched Cone
- User Specified Matched Cone
- Unmatched Cone



#### The Verification Cycle

#### Verifies Logical Equivalence for Each Logic Cone

#### Reference Design



#### **Implementation Design**



- Passing Cone
- Failing Cone
- Unmatched Cone

## The Debug Cycle

#### Isolation of Implementation Errors

#### **Reference Design Cone**



#### **Implementation Design Cone**



## **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

# **Invoking Formality**

Typical Formality TCL script execution:

```
% fm_shell -f runme.fms |tee runme.log
```

Starting the GUI from UNIX:

```
% formality
or
% fm shell -qui -f runme.fms |tee runme.log
```

Starting the GUI within a batch session:

```
fm_shell (setup)> start_gui
```

To view other invocation options:

```
% fm shell -help
```

# Files that Formality Generates

- Record of commands issued
  - fm\_shell\_command.log
- Logfile of informational messages
  - formality.log
- Working files
  - FM\_WORK directory
  - fm\_shell\_command.lck and formality.lck
  - Formality automatically deletes all working files when you exit (gracefully)

# **Formality Setup File**

- Formality reads .synopsys\_fm.setup when invoked
- Typical setup file contains commands like:

```
set search_path ". ./lib ./netlists ./rtl"
alias h history
```

- Reads from all of the following locations:

  - 2. Your home directory
  - 3. Current working directory
- Cumulative effect of all three files

## **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

#### **Formality Flow Overview**



# The Formality GUI

#### Recommended for New Users

- Guides you through the flow
- Context sensitive help
- Tabs for each step of the flow
- If you skip a step, you are informed
- You do not have to remember Tcl syntax
- Translates mouse clicks to Tcl for you
- GUI Preferences stored in ~/.synopsys.fmg



# **Basic Formality Script**

```
#Step 1: Guidance
set svf default.svf
#Step 2a: Read Reference Design
read verilog -r alu.v
set top alu
#Step 2b: Read Implementation Design
read db -i lsi 10k.db
read verilog -i alu.fast.vg
set top -auto
#Step 3: Setup
#No setup required here
#Steps 4 & 5: Match and Verify
verify
```

## **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

#### What is Guidance?

- Guided Setup file (SVF)
- Hint file passed from DC to Formality
  - Automatically generated in DC
  - Contains both setup and guidance information
  - Reduces user setup effort and errors
  - Removes unnecessary verification iterations
- All SVF data is implicitly or explicitly proven in Formality, or it will not be used
- Using the SVF flow is recommended (but optional)

#### **DC Ultra** RTL and Guided Netlist Setup **Formality** TCL Syntax Operation1: Operation2: Operation3: Operation4

#### **SVF Whitepaper:**

http://synopsys.com/products/verification/formality\_guided\_setup.pdf

#### **Guidance File Contents**

- SVF contains these types of information:
  - Object name changes
  - Constant register optimizations
  - Duplicate and merged registers
  - Multiplier and divider architecture types
  - Datapath transformations
  - FSM re-encoding (must be enabled in Formality to be used)
  - Retiming
  - Register phase inversion

# Using SVF with DC and Formality

- DC creates "default.svf" file automatically
  - Optional DC command usage set svf file.svf
- Formality uses same command reading-in SVF information: set svf file.svf
  - Can read-in one file, multiple files, or directory
  - SVF guidance commands specified by design name
  - Automatically determines multiple SVF file processing order
  - Places "formality\_svf" in working directory
    - Creates ASCII text version "svf.txt" inside

## **Using Feature: Auto Setup Mode**

- Variable set synopsys\_auto\_setup true
  - Assumptions made in DC will also be made in FM
  - Increases out-of-the-box (OOTB) verification success rate
  - Set auto setup variable before doing set\_svf file.svf
- Works with or without SVF, does more with SVF
  - Handles undriven signals
  - RTL interpretation
  - Auto-enable clock-gating and auto-disable scan (requires SVF)
- All SVF passed variables and commands can be overwritten by user
  - Transcript summary shows variable settings
  - Variables will take the last value that was set

#### What Auto Setup Mode Does

Performs all of the following automatically:

```
set hdlin_ignore_parallel_case false
set hdlin_ignore_full_case false
set verification_set_undriven_signals 0:X
set hdlin_error_on_mismatch_message false
set svf_ignore_unqualified_fsm_information false
set verification_verify_directly_undriven_output false
```

- DC places additional setup information in SVF
  - Clock-gating notification
  - Disabling scan mode

## **Benefits of Auto Setup Mode**

- Enhances Formality's ease-of-use
- Reduces the need for debugging
  - A large percentage of failing verifications are "false failures" caused by incorrect or missing setup in Formality
- Improves user productivity
  - Dramatically reduces manual setup
- Simplifies overall verification effort

## **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

#### **Read Commands**

Formality input formats:

```
    Verilog (synthesizable subset)
    VHDL (synthesizable subset)
    SystemVerilog (synthesizable subset)
    Synopsys Milkyway
    Synopsys binary files
    read_verilog
    read_vhdl
    read_sverilog
    read_sverilog
    read_milkyway
    read_db, read_ddc
```

Designs are read into containers

```
    # default reference container
    # default implementation container
    container containerID # Other container name
```

- Link top-level of design with set\_top
  - Load all required designs and libraries prior to executing set\_top
  - Must complete elaboration of each container before loading subsequent containers

## Reading in Technology Libraries

- Verilog Simulation Libraries
  - Use "vcs" option with read\_verilog command
    - Example: read\_verilog -i top.gv -vcs "-y ./lib +libext+.v"
  - Older command: read\_simulation\_library
    - Example: read\_sim -i -lib mylib {./udps/\*.v}
- Synopsys binary files (db)
  - Use read\_db
    - Example: read db -i lsi 10k.db
    - Shared technology libraries
      - Subsequent containers will have access to this library
- Pure RTL does not require a library
- Instantiated DesignWare
  - Set variable hdlin\_dwroot to top-level of DC software tree

## Linking and Referencing Designs

- After reading in the source files, use set\_top to elaborate or link the design and designate the top-level module
  - Use set top only one time per container
  - When using default container ("r" and "i") the set\_top command automatically designates which design is reference or implementation
  - When using non-default names, specify which container is ref or impl

```
• set_reference_design
```

- set\_implementation\_design
- After set\_top has been completed
  - TCL variable \$ref specifies the reference design
  - TCL variable \$impl
     specifies the implementation design
- Format of \$ref and \$impl is:
  - ContainerName:/Library/Design
  - Examples:r:/DESIGN/chipi:/WORK/alu 0

#### Reference Design

```
fm_shell (setup) > read_verilog -r alu.v
fm_shell (setup) > set_top -auto
```

- read\_verilog loads design into container
  - The "-r" signifies the (default) reference container
- This script does not load a technology library into "r"
  - The file alu.v is pure RTL (no mapped logic)
- set\_top -auto finds and links the top-level module
  - set\_top uses the current container ("r")
  - The top-level module found by Formality is "alu"
  - Since the current container is "r" Formality automatically sets the set\_reference\_design variable (\$ref) to r:/WORK/alu
    - WORK is the default library name

## Implementation Design

```
fm_shell (setup) > read_verilog -i alu.vg
fm_shell (setup) > read_db -i class.db
fm_shell (setup) > set_top alu_0
```

- read\_verilog loads the implementation design
  - The "-i" signifies the (default) implementation container
- read\_db loads the technology library class.db
  - Since "-i" specified this library is visible only in the container "i"
- set top links top-level module "alu\_0"
  - Script reads both design and technology library before set\_top
  - set\_top uses the current container ("i")
  - Since the current design is "i" Formality automatically sets the implementation design variable (\$imp1) to i:/WORK/alu\_0
    - WORK is the default library name
    - The script specifies that the top level module is "alu\_0"

# Simulation-Style Verilog Read

- read\_verilog supports VCS style switches
- read\_verilog -r top.v -vcs "switches"
  where "switches" include:
  - -y <directory\_name>Search <directory\_name> for unresolved modules-v <file\_name>
    - Search <file\_name> for unresolved modules
  - +libext+<extension>

Look at files with this extension, typically ".v" or ".h"

- +define+: Define values for Verilog parameters
- +incdir <dirname> : Directory containing `include files
- -f <file\_name> VCS option file supported
- Can use "-vcs" only once per container

#### **Common Errors during Read**

• Simulation/synthesis mismatch messages:

Warning: /global/wwas/training/lab1/rtl/DCT8\_final.vhd line 1059
Default initial value of signal will be ignored (FMR\_VHDL-1002)
Error: RTL interpretation messages were produced during read.
Verification results may disagree with a logic simulator. (FM-089)

- By default, Formality is conservative in RTL interpretation
- Stops processing when there is a difference between simulation and synthesis
- Continue processing by converting these error messages into warning messages:

```
-> set hdlin_warn_on_mismatch_message "FMR_VHDL-1002 ..."
-> hdlin_report_messages
```

- Use this variable before reading in the RTL into a container
- Note: If these mismatch issues are in your designs, make sure that these conditions are investigated before taping-out your design
- Auto Setup Mode
  - set hdlin\_error\_on\_mismatch\_message false

#### **Instantiated DesignWare**

- Set variable hdlin dwroot to top-level of DC installation
  - Example of transcript when variable is not set:

```
fm shell (setup)> printvar hdlin dwroot
                    _ ""
hdlin dwroot
fm shell (setup)> read ver -r chip.v -vcs "-v tsc6000.v"
Loading verilog file '/users/boston/brandall/labs/fm 2005.09 working/fm/lab7a/chip.v '
No target library specified, default is WORK
Current container set to 'r'
fm shell (setup) > set top chip
Setting top design to 'r:/WORK/chip'
Status: Elaborating design chip ...
Status: Elaborating design pll ...
Status: Elaborating design ff ...
Status: Elaborating design dp ...
Error: Design 'DW01 add' is not defined but cell '/WORK/dp/u0' references it. (FM-234)
Error: Design 'DW01 add' is not defined but cell '/WORK/dp/u1' references it. (FM-234)
Error: Design 'DW01 add' is not defined but cell '/WORK/dp/u2' references it. (FM-234)
Error: Design 'DW01 add' is not defined but cell '/WORK/dp/u3' references it. (FM-234)
Status: Elaborating design cntrl
Error: Failed to set top design to 'r:/WORK/chip' (FM-156)
fm shell (setup)>
```

## **Reading and Writing Containers**

- Command: write container
  - Saves all design information in the current "elaborated" state (including libraries) to a file
  - Must run set\_top before saving a container
- Command: read\_container
  - Restores a design that is fully elaborated
  - No need to run set\_top on restored containers
- Recommend to save containers before running match
- Containers can be used with any version of Formality

```
fm_shell> write_container -replace -r ref
fm_shell> read_container -r ref.fsc
```

#### Save and Restore Session

- Use after verification to save the current state of Formality
- Commonly used to debug failing verification in a separate Formality run
- Saved sessions are NOT portable across Formality releases

```
fm_shell> save_session -replace mysession_file
fm_shell> restore_session mysession_file.fss
```

#### LAB TIME

Lab1: Basic Formality Flow

#### **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

#### Setup Needed for Verification

- Need to guide matching and verification
  - Recommended: Use SVF file
    - Essential for retiming and register inversion
- Design transformations that may need setup:
  - Internal Scan
  - Boundary Scan
  - Clock-gating
  - Clock Tree Buffering
  - Finite State Machine (FSM) Re-encoding
  - Black-boxes
- Auto Setup Mode handles most setup automatically

```
set synopsys auto setup true
```

#### Internal Scan: What Is It?

- Implemented by DFT Compiler
  - Replaces flip-flops with scan flops
  - Connects scan flops into shift registers or "scan chains"

Internal Scan

 The scan chains make it easier to set and observe the state of registers internal to a design for manufacturing test

# Internal Scan: Why It Requires Attention

The additional logic added during scan insertion changes the combinational function



#### Pre-Scan

#### Post-Scan



#### Internal Scan: How to Deal With It

- Determine which ports disable the scan circuitry
  - Default for DFT Compiler is test\_se
- Set those ports to the inactive state using the set\_constant command

```
fm_shell (setup) > set_constant i:/WORK/TOP/test_se 0
```

#### **Boundary Scan: What Is It?**

- Boundary scan is similar to internal scan in that it involves the addition of logic to a design:
  - The added logic makes it possible to set and or observe the logic values at the primary inputs and outputs (the boundaries) of a chip
  - Used in manufacturing test at board and system level
  - Added by BSD Compiler
- Boundary scan is also referred to as
  - The IEEE 1149.1 specification
  - JTAG

#### **Boundary Scan: Why It Requires Attention**

- The logic cones at the primary outputs are different
- The logic cones driven by primary inputs are different
- The design has extra state holding elements

# data1 out1 data2 out2 data3 out3



#### **Boundary Scan: How to Deal With It**

- Disable the Boundary scan:
  - If the design has an optional asynchronous TAP reset pin (such as TRSTZ or TRSTN), use set\_constant on the pin to disable the scan cells
  - If the design has only the 4 mandatory TAP inputs (TMS, TCK, TDI and TDO), then force an internal net of the design using the set\_constant command

```
fm_shell (setup) > set_constant i:/WORK/TOP/TRSTZ 0
fm_shell (setup) > set_constant i:/WORK/alu/somenet 0
```

#### Clock-Gating: What Is It?

- Added by Power Compiler
- Clock-gating is the addition of logic in a register's clock path which disables the clock when the register output is not changing
- The purpose of clock-gating is to save power by not clocking register cells unnecessarily

#### **Clock-Gating**





## Clock-Gating: Why Is It an Issue?

- Without intervention failing compare points will result
  - A compare point will be created for the clock-gating latch
    - This compare point does not have a matching point in the other design and will fail
  - The logic feeding the clock input of the register bank has changed
    - The register bank compare points will fail

#### Clock-Gating: How to Deal with It

- Use variable set verification\_clock\_gate\_hold\_mode any
  - Typical setting that allows for both low and high clock-gating in the same design
- If clock-gating net also drives primary outputs or blackbox inputs use option "collapse\_all\_cg\_cells"
  - Use set\_clock command to identify the primary input clock net if clock-gating cells do not drive any clk-pin of a DFF

fm\_shell (setup) > set verification\_clock\_gate\_hold\_mode any

## **Clock Tree Buffering**

Clock tree buffering is the addition of buffers in the clock path to allow the clock signal to drive large loads



# Clock Tree Buffering: How to Deal With It

- Verification at the top level requires no setup
- When verifying at "blocka" sub-block level use set\_user\_match command to show buffered clock pins are equivalent

```
fm_shell (setup)> set_reference_design r:/WORK/blocka
fm_shell (setup)> set_implementation_design i:/WORK/blocka
fm_shell (setup)> set_user_match r:/WORK/blocka/clk \
i:/WORK/blocka/clk1 \
i:/WORK/blocka/clk2 \
i:/WORK/blocka/clk3
fm_shell (setup)> verify
```

# Finite State Machine Re-encoding

- Verify re-encoding in the automated setup file (SVF) is correct
  - View the ASCII file: ./formality\_svf/svf.txt
- Enable the use of this setup information in Formality

fm\_shell> set svf\_ignore\_unqualified\_fsm\_information false

#### **Black-Boxes**

- A Black-Box is a module or entity which contains no logic
  - These are modules that are not verified
    - Analog circuitry
    - Memory devices
  - Need to match up between reference and implementation





#### **How Are Black-Boxes Created?**

- Modules read in that have only I/O port declarations
- Library .db cells that contain port and timing arcs only
  - Typically a memory
- Missing a piece of design when using this variable set hdlin\_unresolved\_modules black\_box
- Usage of other variable when reading in designs set hdlin\_interface\_only "SRAM\* dram16x8"
  - Any module beginning with SRAM and the dram16x8 module will become a black-box
- Declare a sub-design as a black-box set\_black\_box designID
- Command report\_black\_boxes shows list of blackboxes

#### **Setting a Black-Box Property**

- Can manually set or unset the black\_box property on any reference or implementation sub-design
  - Black-box inputs will become new compare points
  - Black-box outputs will become inputs to logic cone
- Commands:

```
set_black_box r:/WORK/mod
remove_black_box r:/WORK/mod
report_black_boxes
```

Note that "mod" is the design name, not the instance name.

# Finding Black-Boxes using fm\_shell

```
fm shell (setup)> report black box
Information: Reporting black boxes for current reference and implementation designs.
(FM-184)
  Legend:
        Black Box Attributes
          s = Set with set black box command
          i = Module read with -interface only
          u = Unresolved design module
          e = Empty design module
          * = Unlinked design module
DESIGN LIBRARY - i:/WORK
Attributes
Design Name
sRAM01
DESIGN LIBRARY - r:/WORK
Design Name
                            Attributes
sRAM01
```

#### LAB TIME

 Lab2: Recognizing Simulation/Synthesis Mismatch Errors

#### **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

## **Matching Compare Points**

```
fm_shell (setup)> match
```

- match is an optional command
  - The verify command will run matching
  - Recommendation:
    - For interactive work use the explicit match command for feedback
    - Omit the match command from scripts to reduce runtime
- Name matching algorithms are used first
- Remaining unmatched points matched by signature analysis
  - Includes structural techniques
  - May be turned off (but not recommend)
- Any remaining unmatched points then reported
  - User can specify compare rules or explicit matches
- Automated setup flow (SVF) improves name matching performance and completion
  - Match points by name without user intervention

## **GUI Unmatched Point Report**



#### **Compare Rules**

- When names change in predictable ways write a compare rule
- Use SED syntax to translate names in one design to the corresponding names in the other design:

#### **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

#### **Verify Implementation Design**

- Runs Formality's verification algorithms on compare points
  - Formality deploys many different solvers
  - Each solver uses a different algorithm to prove equivalence or non-equivalence
- Four possible results:
  - Succeeded: implementation is equivalent to the reference
  - Failed: implementation is not equivalent to the reference
    - Logic difference or setup problem
  - Inconclusive: no points failed, but analysis is incomplete
    - May be due to timeout or complexity
  - Not run: a problem earlier in the flow prevented verification from running at all

# **Verify Implementation Design (cont)**

- For each matched pair of compare points Formality
  - Confirms same functionality of logic cones
  - Marks point as "passed"

Or,

- Determines that the functionality is different between logic cones
- Finds one or more "counter examples" that shows different response at compare point
- Marks the compare point as "failed"
- By default all valid compare points are verified
  - Constant registers are not verified
  - "Unread" compare points are not verified by default

# **Verify Example**

```
fm_shell (match)> verify
```

- Verification is incremental
  - Verification can continue again after being stopped
  - You may match additional compare points manually and continue with verification
  - To force verification of entire design: verify -restart
- Options:
  - Verification of single compare point
  - Verification against a constant
  - Use set\_dont\_verify to exclude points from verification

#### **Controlling Verification Runtimes**

- set verification\_timeout\_limit hrs:min:sec
  - Halts entire verification after a specified time
  - No default limit (0 means no timeout)
  - Remaining unverified compare points are not attempted
- set verification\_failing\_point\_limit number
  - Halts verification after specified number of compare points fail (default is 20 failing points)
  - Enables you to correct for missing setup
  - Enables you to begin debug on failing points

#### **Controlling Verification Runtimes**

- set verification\_effort\_level [super\_low | low | medium | high]
  - Specifies amount of effort spent solving a compare point (default level is high)
  - Enables you to quickly get a status on the majority of your design
  - Enables you to begin debug on failing points
- set verification\_partition\_timeout\_limit hrs:min:sec
  - A partition is a collection of similar logic cones
  - Verification of a partition stops after allotted time and verification moves onto next partition

#### **Partition Time Out Limit**

#### Find Errors Faster



### **Hierarchical Verification**

- Command write\_hierarchical\_verification\_script
  - Formality generates TCL script that performs hierarchical verification on current reference and implementation designs
  - Helpful for debugging large and hard-to-verify designs
  - Usage:

```
set_top i:/WORK/top
set_constant $impl/test_se 0
write_hier -replace -level 3 myhierscript
source myhierscript.tcl
quit
```

- View results in file fm\_myhierscript.log
- Formality will create one session file, by default, if verification fails on a sub-design

### **Distributed Verification**

- Time-to-results advantage for long runs
  - Use on designs greater than 250K gates and
  - Taking over 2 hours to verify
- · How it works:
  - Formality divides the design into partitions (groupings of compare points) and distributes the verification workload
- Does not require a license
  - Up to four distributed verifications allowed
  - No additional purchase of licenses
- Example:

```
add_distributed_processors frodo bilbo gandalf*2
```

Support for LSF and GRD

### Agenda

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

### **Typical Formality Script**

```
set search path ". ./rtl ./lib ./netlist"
set synopsys auto setup true
set hdlin dwroot /tools/syn/A-2007.12-SP2
set svf default.svf
read verilog -r "fifo.v gray counter.v \
      pop ctrl.v push ctrl.v rs flop.v"
set top fifo
read db -i tcb013ghpwc.db
read verilog -i fifo.vg
set top fifo
# set constant $impl/test se 0
verify
```

# **Debugging Problem 1**

Find the problem in this script:

```
read_verilog -r alu.v
set_top alu

read_verilog -i alu.fast.vg
set_top alu
read_db -i class.db

verify
```

# **Debugging Problem 2**

Find the problem in this script:

```
read verilog -r alu.v
read db -i class.db
read verilog -i alu.fast.vg
set top r:/WORK/alu
set top i:/WORK/alu
verify
```

# **Debugging** *Check for Warning Signs*

- Check RTL interpretation messages in transcript
  - Were full\_case or parallel\_cases pragmas interpreted?
- Check for "unmatched input" error messages
- Check for black-box warnings in the transcript
- Check for unmatched compare points
  - Same number of unmatched compare points in reference and implementation?
  - Unmatched compare points only in implementation? Clock-gating latches?
- Is there a setup problem?
  - Not accounting for an intention design difference
    - Example: Did you disable scan?
- Try using Auto Setup Mode

```
set synopsys auto setup true
```





### **Failing Patterns**

- Formality automatically creates set of vectors to illustrate failure
  - These counter examples are called failing patterns
  - "Proof" of non-equivalence is done mathematically
- Failing patterns
  - Cones are annotated with these vectors

## **Failing Pattern Window**



- Allows quick identification of issues with setup and matching
  - This example shows scan enable signal which makes verification fail when it has a "1" value
  - Try using "set\_constant \$impl/test\_se 0" to get a successful verification

### **Pattern and Cone Windows**



Failing Compare Point values annotated

Vector annotated in schematic (logic cone view)

# Running Diagnosis: Error-ID What is it?

- Use "Diagnose" or "Diagnose Selected Points"
- Reports the logic that needs to be changed to correct the error
- Report example:

Single error detected in implementation

Recommended error candidate:

Cell X/Y/Z/prop\_99

Alternate error candidates:

Cell X/Y/Z/procmon\_out

Cell X/Y/Z/BW2\_INV\_D65327

### **Error-ID Graphical View**

### Implementation Analyzed

#### Reference



#### *Implementation*



# Viewing RTL Source From Schematics



**Predictable Success** 

@Synopsy:

### **Source Code Browser**



### **Agenda**

- Introduction to Equivalence Checking
- Using Formality
  - Flow Overview
  - Guidance
  - Read
  - Setup
  - Match
  - Verify
  - Debug
- Documentation and Help

### **Help For Commands and Variables**

Three important commands for getting help:

#### printvar

- Displays the value of a Tcl variable
- Accepts wildcards

#### help

- Displays brief description of a Formality command
- Accepts wildcards

#### man

- Displays detailed information about a Formality command, Tcl variable, warning, or error message
- Does not accept wildcards



### Help Examples

# **Command Editing and Completion**

- The TCL shell supports powerful command editing and completion capabilities
  - Command completion with "Tab"
  - Use up and down arrow keys for moving through command stack

```
fm_shell (setup) > read_v
read_verilog read_vhdl
fm_shell (setup) > read_verilog
Enter "e" and hit
Tab key
```

## Other Help Sources

- Outside of Formality:
  - Formality documentation (release notes and user guides) on the web
    - http://www.synopsys.com
    - Login to SolvNet
       Documentation and Media->Documentation on the Web
  - Formality News
    - Receive emails highlighting release content or topics of general interest
    - Subscribe through SolvNet

### Reference Methodology Guides

- DC reference scripts show you the latest recommended synthesis and verification methodology
- Top-down and hierarchical synthesis flow covering: DCT, Power Compiler, DFT Compiler, IC Compiler, and Formality
- Download from SolvNet:

```
https://solvnet.synopsys.com/retrieve/021023.html (Search for "DC-RM")
```

## **Verilog RTL Interpretation**

 Paper: "full\_case parallel\_case", the Evil Twins of Verilog Synthesis, by Cliff Cummings

http://www.sunburst-design.com/papers/CummingsSNUG1999Boston\_FullParallelCase.pdf

 Important information about using synthesis pragmas in your Verilog RTL for CASE statements

### **Links to Formality Information**

- Subscribe to Formality Tech Bulletin
   Go to "My preferences" on SOLVNET, select the subscriptions tab
- Retiming Verification Whitepaper
   <a href="http://www.synopsys.com/cgi-bin/verification/pdfr1.cgi?retimingwp.pdf">http://www.synopsys.com/cgi-bin/verification/pdfr1.cgi?retimingwp.pdf</a>
- Datapath Verification Whitepaper
   <a href="http://www.synopsys.com/cgi-bin/verification/pdfr1.cgi?formalityeq\_wp.pdf">http://www.synopsys.com/cgi-bin/verification/pdfr1.cgi?formalityeq\_wp.pdf</a>
- Error-ID Whitepaper
   <a href="http://www.synopsys.com/cgi-bin/verification/pdfr1.cgi">http://www.synopsys.com/cgi-bin/verification/pdfr1.cgi</a>
- Guide File Whitepaper
   <a href="http://www.synopsys.com/products/verification/formality\_guided\_setup.pdf">http://www.synopsys.com/products/verification/formality\_guided\_setup.pdf</a>
- Hier-IQ Whitepaper
   <a href="http://www.synopsys.com/products/verification/hier-iq\_fs.html">http://www.synopsys.com/products/verification/hier-iq\_fs.html</a>
- Datasheet
   <a href="http://www.synopsys.com/products/verification/formality\_ds.html">http://www.synopsys.com/products/verification/formality\_ds.html</a>

# **Command Summary – 1**

| fm_shell [-gui] | Launch Formality from Unix command line                               |
|-----------------|-----------------------------------------------------------------------|
| formality       | Launch Formality GUI from Unix command line                           |
| start_gui       | Launch Formality GUI from Formality shell                             |
| printvar        | Display current value of a Tcl variable                               |
| set             | Set value of a Tcl variable                                           |
| help [-verbose] | Get brief help on a Formality command                                 |
| man             | Get detailed help on a Formality command, variable, or error message. |

# **Command Summary - 2**

| set_svf                     | Specify guidance file                           |
|-----------------------------|-------------------------------------------------|
| read_verilog                | Read Verilog source files                       |
| read_sverilog               | Read SystemVerilog source files                 |
| read_vhdl                   | Read VHDL source files                          |
| read_db, read_ddc, read_mdb | Read Synopsys binary formats                    |
| set_top                     | Link the design                                 |
| write_container             | Save current container                          |
| read_container              | Reads container file created by write_container |

# **Command Summary - 3**

| match           | Match compare points                         |
|-----------------|----------------------------------------------|
| verify          | Check designs for equivalence                |
| save_session    | Save "snapshot" of current work              |
| restore_session | Restore session file created by save_session |

### LAB TIME

- Lab3: Missing Part of the Design
- Lab4: Beginning Debug

### Quiz

- a) Name three types of objects that can be compare points?
- b) How do you load a guidance file from Design Compiler into Formality?
- c) After reading in the reference design, what sub-step must you perform before reading in the implementation design?
- d) How would you load the class.db as a shared technology library?
- e) What Tcl variable must you set before reading a RTL design containing instantiated DesignWare?
- f) How would you find black-boxes from the command line?
- g) Explain how to override simulation/synthesis mismatch warnings in Formality.
- h) How would you manually match individual points from GUI or from command line?
- i) Which variable would you use to speed up matching for regular name changes (Ex: all\_reg[12] -> all\_regx12x)?
- j) How would you generate a list of failing (passing) points?
- k) What is an "unread" point?
- I) How would you exclude compare points from verification?
- m) Which variable specifies the number of failing points at which Formality will stop verification?
- n) How does Formality handle undriven signals by default?

### **Answers:**

- a) Name three types of objects that can be compare points?

  Primary outputs, registers/latches, black-box input
- b) How do you load a guidance file from Design Compiler into Formality? set\_svf default.svf
- c) After reading in the reference design, what sub-step must you perform before reading in the implementation design?

```
set_top design_name
```

- d) How would you load the class.db as a shared technology library? read\_db class.db
- e) What Tcl variable must you set before reading a RTL design containing instantiated DesignWare?

```
hdlin_dwroot
```

- f) How would you find black-boxes from the command line? report\_black\_boxes
- g) Explain how to override simulation/synthesis mismatch warnings in Formality.

```
set hdlin_warn_on_mismatch_message "list_of_error_codes"
```

### **Answers:**

h) How would you manually match individual points from GUI or from command line?

```
set_user_match r:/WORK/top/regA123 i:/WORK/top/regApple_1_2_3
```

 i) Which variable would you use to speed up matching for regular name changes (Ex: all\_reg[12] -> all\_regx12x)?

```
append name_match_filter_chars "x"
```

- j) How would you generate a list of failing (passing) points? report\_passing\_points, report\_failing\_points
- k) What is an "unread" point?

An unread point does not affect other compare points or outputs. These could be spares, or compare points which are blocked by constants.

- I) How would you exclude compare points from verification? set\_dont\_verify ...
- m) Which variable specifies the number of failing points at which Formality will stop verification?

```
verification_failing_point_limit
```

n) Which variable deals with handling undriven signals?

```
verification_set_undriven_signals - the default is "Binary:X"
```

# SYNOPSYS®

**Predictable Success**